## **Integrated Circuit Logic Gates**

**Objective:** Students will be able to construct Logic Circuits using Integrated Circuits.

In this activity you will use integrated circuit logic chips to build networks of logic gates.

The chips you will use are from the 74xxx series of chips. These chips come in a package known as DIP (Dual In-line Package) because the plastic container has two parallel rows of pins to connect the inner circuits to a circuit board. Inside the package are networks of transistors designed to perform



a wide variety of functions. Each chip is labeled with a number which indicates what the function of the chip is. Pin 1 is marked by a small circular indent or a U-shaped indent atone end of the chip; the remaining pins are numbered counterclockwise around the chip.

The 7400 chip, for example, contains four 2-input NAND gates, but chips are available with all types of logic gates, timers, counters, adders and subtractors, encoders and decoders, and memory, to name a few. In fact in the late sixties and early seventies, entire computers were built by soldering thousands of these chips together on circuit boards. They are still in use today in electronic devices where the power of a complete microprocessor is not needed.

The 74xxx series of chips use bipolar transistors in a type of circuit known as Transistor-Transistor Logic (TTL). While MOS and CMOS technologies are more compact and energy efficient than TTL, they are easily damaged by static electricity. TTL circuits operate with 5 Volts DC power. Each chip must have the common or negative connected to the Ground (GND) pin, and +5 volts connected to the pin marked Vcc (Common Collector Voltage).

The numbers on the chips also provide other information about the contents of the package: The number is usually in the format MM74TTXX in which MM is the Manufacturer's code, TT is the type of circuit and XX is the function of the chip. LS for example stands for a type of circuit known as Low Power Schottky, which uses Schottky diodes to improve the performance of the circuitry.

The diagram at right is the logic diagram for the 7400 chip which contains four 2-input NAND gates. Note the power connections on pins 7 and 14. Pins 1 and 2 are the inputs for the first NAND gate, and the output is on pin 3. Logical 0 is represented by a voltage at or near OV, while logical 1 is represented by a voltage close to 5 volts ( a minimum of 2.7 volts). In this activity, you will monitor the state



of the outputs by connecting a resistor and an LED to the output of the gate. When the light is on it indicates that the output is high, and when it is off the output is low.

## Procedure

1. To protect the TTL circuits, the voltage must be limited to 5 volts. Install a Voltage Regulator chip (7805) in the breadboard and connect the red lead (+) from the battery clip to pin 1 and connect the black lead (-) to pin 2. Connect a wire from pin 3 on the regulator to the positive rail on the breadboard, and connect another wire from pin 2 to the negative (or ground) rail. Fig. 3 shows what your circuit should look like.



- 2. Plug the 74LS00 IC into the board so that it straddles the centre divider. Plugging it in anywhere else on the board will short-circuit the opposite pins.
- 3. Insert two wires so that pin 7 is connected to the negative rail, and pin 14 is connected to the positive rail.
- 4. Connect a 220 ohm resistor from pin 6 on the 7400 chip to the anode of the LED. The cathode of the LED must be connected to ground to complete the circuit.
- 5. Ground both pin 4 and pin 5.
- 6. Connect a 9 volt battery to the battery clip and observe the results. If everything is connected correctly, you should see the LED light up.
- 7. Move the wires on pins 4 and 5 to the positive rail and observe the change in the output.
- 8. By moving the wires on pins 4 and 5 between the positive and negative rails, observe the results for all possible combinations of high and low inputs. Record the results in the form of a truth table on the answer sheet. Does the truth table correspond to the NAND gate?
- 9. Disconnect the battery and add wires to the circuit to produce the circuit shown in *Fig 4*. Following the same procedure as above, construct a truth table for this combination of gates, in which the inputs are on pins 9 and 10 and the output is still connected to pin 6. Record the results on the answer sheet and identify the gate which this circuit mimics.



Computer Engineering Technology

10. Being sure to disconnect the power before you change the circuit, add more wires to produce the circuit shown in *Fig 5*. Following the same procedure as above, construct a truth table for this combination of gates, in which one inputs is on pin 9 or10, the second input is on pin 1 or 2 and the output is still connected to pin 6. Record the results on the answer sheet and identify the gate represented by this circuit.



11. The next circuit requires the use of all the gates available on the 74LS00 IC. Once again, observe the output of the circuit with all possible combinations of inputs, and record the results on the answer sheet.



12. The final circuit requires the addition of another IC, the 74LS04. This chip is described as a Hex Inverter IC because it contains six NOT gates. Plug the new chip into the board so that it straddles the centre divider. Once again, power must be connected to pins 7 and 14. The pin numbers for the inputs and outputs of the required inverters are shown on the diagram. As before, construct a truth table and identify the gate.



Computer Engineering Technology

## Answer Sheet: IC Logic Gates

8. Gate: \_\_\_\_\_

| А | В | у |
|---|---|---|
| L | L |   |
| L | Н |   |
| Н | L |   |
| Н | Н |   |





| А | В | у |
|---|---|---|
| L | L |   |
| L | Н |   |
| Н | L |   |
| Н | Н |   |

10. Gate: \_\_\_\_\_

| А | В | у |  |
|---|---|---|--|
| 0 | 0 |   |  |
| 0 | 1 |   |  |
| 1 | 0 |   |  |
| 1 | 1 |   |  |

10 2

11. Gate: \_\_\_



12. Gate: \_\_\_\_\_

| А | В | у |
|---|---|---|
| 0 | 0 |   |
| 0 | 1 |   |
| 1 | 0 |   |
| 1 | 1 |   |
|   |   |   |





